

Michael J. Yox Regulatory Affairs Director Vogtle 3 & 4 7825 River Road Waynesboro, GA 30830 706-848-6459 tel 410-474-8587 cell myox@southernco.com

Docket No.: 52-025

MAY 2 2 2017

ND-17-0823 10 CFR 52.99(c)(1)

U.S. Nuclear Regulatory Commission Document Control Desk Washington, DC 20555-0001

#### Southern Nuclear Operating Company Vogtle Electric Generating Plant Unit 3 <u>Resubmittal of ITAAC Closure Notification on Completion of ITAAC 2.5.02.14</u> [Index Number 553]

Ladies and Gentlemen:

In accordance with 10 CFR 52.99(c)(1), this letter is to notify the Nuclear Regulatory Commission (NRC) of the completion of Vogtle Electric Generating Plant (VEGP) Unit 3 Inspections, Tests, Analyses, and Acceptance Criteria (ITAAC) Item 2.5.02.14 [Index Number 553] for verifying the Component Interface Module (CIM) is developed using a planned design process which provides for specific design documentation and reviews. The closure process for this ITAAC is based on the guidance described in NEI 08-01, "Industry Guideline for the ITAAC Closure Process under 10 CFR Part 52," which was endorsed by the NRC in Regulatory Guide 1.215.

Southern Nuclear Operating Company (SNC) previously submitted ITAAC Closure Notification on Completion of VEGP Unit 3 ITAAC 2.5.02.14 [Index Number 553], ND-16-2835 [ML17004A046], dated December 30, 2016. This resubmittal provides additional details requested by the staff during public meetings and supersedes ND-16-2835 in its entirety.

This letter contains no new NRC regulatory commitments. SNC requests NRC staff confirmation of this determination and publication of the required notice in the Federal Register per 10 CFR 52.99.

If there are any questions, please contact David Woods at 706-848-6903.

Respectfully submitted,

Michael J. Yox

Regulatory Affairs Director Vogtle 3&4

Enclosure: Vogtle Electric Generating Plant (VEGP) Unit 3 Completion of ITAAC 2.5.02.14 [Index Number 553]

MJY/RAS/amw

U.S. Nuclear Regulatory Commission ND-17-0823 Page 2 of 3

#### To:

#### Southern Nuclear Operating Company/ Georgia Power Company

Mr. D. A. Bost (w/o enclosures) Mr. M. D. Rauckhorst (w/o enclosures) Mr. M. D. Meier Mr. D. H. Jones (w/o enclosures) Ms. K. D. Fili Mr. D. L. McKinney Mr. M. J. Yox Mr. D. L. Fulton Mr. D. F. Woods Mr. F. H. Willis Ms. A. L. Pugh Mr. A. S. Parton Mr. W. A. Sparkman Mr. C. E. Morrow Ms. K. M. Stacy Mr. J. P. Redd Ms. A. C. Chamberlain Mr. D. R. Culver Document Services RTYPE: VND.LI.L06 File AR.01.02.06

#### cc:

### **Nuclear Regulatory Commission**

Mr. W. Jones (w/o enclosures) Ms. J. M. Heisserer Mr. C. P. Patel Mr. M. E. Ernstes Mr. G. J. Khouri Mr. T. E. Chandler Ms. S. E. Temple Ms. P. Braxton Mr. T. C. Brimfield Mr. A. J. Lerch Mr. C. J. Even Ms. V. L. Ordaz Mr. B. J. Davis

## **Oglethorpe Power Corporation**

Mr. K. T. Haynes Mr. R. B. Brinkman

#### **Municipal Electric Authority of Georgia**

Mr. J. E. Fuller Mr. S. M. Jackson U.S. Nuclear Regulatory Commission ND-17-0823 Page 3 of 3

#### **Dalton Utilities**

Mr. T. Bundros

#### **WECTEC**

Mr. C. A. Castell

#### Westinghouse Electric Company, LLC

Mr. R. Easterling (w/o enclosures) Mr. G. Koucheravy (w/o enclosures) Mr. D. C. Durham (w/o enclosures) Ms. K. B. Chesko Mr. J. Hopkins Mr. D. Hawkins Mr. C. F. Landon Mr. M. L. Clyde Ms. S. DiTommaso Mr. A. F. Dohse

### <u>Other</u>

Mr. J. E. Hesler, Bechtel Power Corporation
Ms. L. Matis, Tetra Tech NUS, Inc.
Dr. W. R. Jacobs, Jr., Ph.D., GDS Associates, Inc.
Mr. S. Roetger, Georgia Public Service Commission
Ms. S. W. Kernizan, Georgia Public Service Commission
Mr. K. C. Greene, Troutman Sanders
Mr. S. Blanton, Balch Bingham
Mr. R. R. Newton, SCANA

U.S. Nuclear Regulatory Commission ND-17-0823 Enclosure Page 1 of 7

### Southern Nuclear Operating Company ND-17-0823 Enclosure

Vogtle Electric Generating Plant (VEGP) Unit 3 Completion of ITAAC 2.5.02.14 [Index Number 553] U.S. Nuclear Regulatory Commission ND-17-0823 Enclosure Page 2 of 7

### ITAAC Statement

#### Design Commitment:

14. The Component Interface Module (CIM) is developed using a planned design process which provides for specific design documentation and reviews.

{Design Acceptance Criteria}

#### Inspections, Tests, Analyses:

An inspection and or an audit will be performed of the processes used to design the hardware, development software, qualification and testing.

#### Acceptance Criteria:

A report exists and concludes that CIM meets the below listed life cycle stages.

Life cycle stages:

- a. Design requirements phase, may be referred to as conceptual or project definition phase
- b. System definition phase
- c. Hardware and software development phase, consisting of hardware and software design and implementation
- d. System integration and test phase
- e. Installation phase

### **ITAAC Determination Basis**

An inspection was performed of the processes used to design, develop, qualify, and test the Component Interface Module (CIM) and the implementing documents to demonstrate that the CIM meets the below listed life cycle stages.

- a. Design requirements phase, may be referred to as conceptual or project definition phase
- b. System definition phase
- c. Hardware and software development phase, consisting of hardware and software design and implementation
- d. System integration and test phase
- e. Installation phase

The methodology used to develop the CIM life cycle process is based on Institute of Electrical and Electronics Engineers (IEEE) Standard 1074-1995 (as endorsed by Regulatory Guide 1.173, Revision 0, "Developing Software Life Cycle Processes for Digital Computer Software Used In Safety Systems of Nuclear Power Plants"). The CIM life cycle process defines the required plans / procedures needed to develop CIM and inputs and outputs of each phase of development (i.e., life cycle stages).

U.S. Nuclear Regulatory Commission ND-17-0823 Enclosure Page 3 of 7

The life cycle processes were applied to the Component Interface Module (CIM / Field Programmable Gate Array (FPGA) based), the Safety Remote Node Controller (SRNC / FPGA based) and associated hardware (e.g., Transition Panels) since they are an integral part of the CIM.

Attachment A provides a summary of each phase, the processes used and key outputs resulting from each phase.

During the planning / project definition phase, process plans were developed for each stage of the life cycle, including an Independent Verification and Validation (IV&V) plan using IEEE Standard 1012-1998. At each phase of the project, an inspection was performed of the applicable phase outputs per the CIM-SRNC IV&V plan to verify that the requirements of each phase have been met. At the completion of CIM development, an IV&V Summary Report was issued showing that CIM-SRNC was developed using the approved processes.

CIM qualification was performed in accordance with the methods described in the VEGP Units 3&4 Updated Safety Analysis Report, Appendix 3D, "Methodology for Qualifying AP1000 Safety-Related Electrical and Mechanical Equipment" (Reference 2). Review of equipment qualification documentation concluded that the qualification was completed per the AP1000 Equipment Qualification Methodology as documented in Reference 1.

The results of inspection are documented in ITAAC 2.5.02.14: Component Interface Module Design Process Technical Report (Reference 1) and conclude that CIM meets the following life cycle stages.

- a. Design requirements phase, may be referred to as conceptual or project definition phase
- b. System definition phase
- c. Hardware and software development phase, consisting of hardware and software design and implementation
- d. System integration and test phase
- e. Installation phase testing

### **ITAAC Finding Review**

In accordance with plant procedures for ITAAC completion, Southern Nuclear Operating Company (SNC) performed a review of all ITAAC findings pertaining to the subject ITAAC and associated corrective actions. This review found that there were four closed Notices of Nonconformance (NONs) associated with this ITAAC:

- 1. Notice of Nonconformance 99900404/2014-201-01
- 2. Notice of Nonconformance 99900404/2014-201-02
- 3. Notice of Nonconformance 99901404/2011-201-04
- 4. Notice of Nonconformance 99901404/2011-201-05

The corrective actions for the ITAAC Findings are completed and the Findings are closed. There are no other relevant ITAAC findings associated with this ITAAC. The ITAAC completion review is documented in the Vogtle Unit 3 ITAAC Completion Package for ITAAC 2.5.02.14 (Reference 3) and available for NRC review.

U.S. Nuclear Regulatory Commission ND-17-0823 Enclosure Page 4 of 7

#### **ITAAC Completion Statement**

Based on the above information, SNC hereby notifies the NRC that ITAAC 2.5.02.14 was performed for VEGP Unit 3 and that the prescribed acceptance criteria are met.

Systems, structures, and components verified as part of this ITAAC are being maintained in their as-designed, ITAAC compliant condition in accordance with approved plant programs and procedures.

#### **References (available for NRC inspection)**

- 1. APP-GW-GLR-611, Rev. 3, "ITAAC 2.5.02.14: Component Interface Module Design Process Technical Report"
- 2. Updated Final Safety Analysis Report, Appendix 3D, "Methodology for Qualifying AP1000 Safety-Related Electrical and Mechanical Equipment"
- 3. SVP\_SV0\_004599, Attachment 1, "Submittal of Inspections, Tests, Analyses and Acceptance Criteria (ITAAC) Completion Package for Unit 3 ITAAC 2.5.02.14 [COL Index Number 553] (CIM Life Cycle Audit)"

## Attachment A

# CIM Life Cycle Process

| Acceptance<br>Criteria             | Phase Description                                                                                                                                                                                  | Process Followed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Phase Result                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a. Design<br>requirements<br>phase | During the concept<br>portion of the design<br>requirements phase,<br>the project<br>requirements of the<br>CIM subsystem<br>(CIM and Safety<br>Remote Node<br>Controller [SRNC])<br>are developed | <ul> <li>Strategy and Concept</li> <li>Exploration: <ul> <li>Defining overall project</li> <li>strategy, schedule, milestones,</li> <li>assurance requirements and</li> <li>verification strategy</li> </ul> </li> <li>Exploring conceptual <ul> <li>approaches to new CIM/SRNC</li> <li>design. Considerations include</li> <li>budgetary data and life cycle</li> <li>constraints and benefits</li> </ul> </li> <li>Design Reviews: <ul> <li>Reviewing and providing</li> <li>feedback on project</li> <li>requirements documents</li> </ul> </li> </ul>              | <ul> <li>CIM-SRNC Development<br/>Project Plan</li> <li>SRNC Requirements<br/>Specification</li> <li>CIM Logic Specification</li> <li>CIM Hardware<br/>Requirements<br/>Specification</li> <li>Acronyms:<br/>CIM: Component Interface<br/>Module<br/>SRNC: Safety Remote<br/>Node Controller</li> </ul>                                                                                           |
|                                    | During the planning<br>portion of the design<br>requirements phase,<br>planning documents<br>created                                                                                               | <ul> <li>CIM-SRNC Project Plan:</li> <li>Establishes a high-level<br/>description of project, identifies<br/>key personnel and project<br/>deliverables, identifies</li> <li>Standards and regulatory<br/>requirements, and establishes<br/>controls for supplier control and<br/>software development</li> <li>CIM-SRNC Requirements</li> <li>Specifications:</li> <li>Identifies hardware and<br/>functional requirements for the<br/>CIM and SRNC</li> <li>CIM Logic Specification:</li> <li>Identifies the functional logic<br/>requirements for the CIM</li> </ul> | <ul> <li>CIM-SRNC Software<br/>Program Manual</li> <li>CIM-SRNC Management<br/>Plan</li> <li>CIM-SRNC Quality<br/>Assurance Plan</li> <li>CIM-SRNC Independent<br/>Verification and<br/>Validation (IV&amp;V) Plan</li> <li>CIM-SRNC Configuration<br/>Management Plan</li> <li>CIM-SRNC Test Plan</li> <li>CIM-SRNC Field<br/>Programmable Gate<br/>Array (FPGA)<br/>Development Plan</li> </ul> |

| Acceptance<br>Criteria                              | Phase Description                                                                                                                                                                                            | Process Followed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Phase Result                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b. System<br>definition<br>phase                    | During the system<br>definition phase, the<br>software and<br>hardware<br>requirements are<br>developed                                                                                                      | <ul> <li>CIM-SRNC FPGA Development<br/>Plan:</li> <li>Guides the development and<br/>documentation of software<br/>requirements</li> <li>CIM-SRNC FPGA Development<br/>Procedure:</li> <li>FPGA requirements are derived<br/>from higher-level requirements</li> <li>CIM-SRNC IV&amp;V Plan:</li> <li>Independently reviews software<br/>requirements documents by the<br/>IV&amp;V team</li> </ul>                                                                                                                                                                               | <ul> <li>CIM and SRNC FPGA<br/>Requirements<br/>Specifications</li> <li>CIM and SRNC<br/>Requirements<br/>Traceability Matrices</li> <li>CIM-SRNC Software<br/>Hazards Analysis Report</li> <li>CIM and SRNC<br/>Reliability Analyses</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul> |
| c. Hardware<br>and software<br>development<br>phase | During the design<br>portion of the<br>hardware and<br>software<br>development phase,<br>the software and<br>hardware design<br>documentation<br>describing<br>architecture and<br>interface is<br>generated | <ul> <li>CIM-SRNC FPGA Development<br/>Plan:</li> <li>Controls the design of the CIM<br/>and SRNC software</li> <li>CIM-SRNC Configuration</li> <li>Management Plan:</li> <li>Guides the production of CIM<br/>and SRNC FPGA designs and<br/>design documents</li> <li>CIM-SRNC IV&amp;V Plan:</li> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the<br/>CIM-SRNC development</li> </ul>                                                                                                                                      | <ul> <li>CIM and SRNC FPGA<br/>Software Design<br/>Descriptions</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul>                                                                                                                                                                       |
|                                                     | During the<br>implementation<br>portion of the<br>hardware and<br>software<br>development phase,<br>software is<br>developed and<br>hardware is<br>manufactured                                              | <ul> <li>CIM-SRNC Design Tools:</li> <li>Describes the tools approved<br/>for use in developing the<br/>software designs</li> <li>CIM-SRNC Test Plan:</li> <li>Controls the process of<br/>verifying the CIM and SRNC<br/>designs meet functional<br/>requirements</li> <li>CIM-SRNC Management Plan:</li> <li>Guides the production of CIM<br/>and SRNC hardware designs<br/>and design documents</li> <li>CIM-SRNC IV&amp;V Plan:</li> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the<br/>CIM-SRNC development</li> </ul> | <ul> <li>FPGA Code Binary Files</li> <li>CIM-SRNC Software<br/>Hazard Analysis Report</li> <li>CIM and SRNC<br/>Reliability Analyses</li> <li>CIM-SRNC Hardware<br/>Drawings</li> <li>CIM and SRNC<br/>Components</li> </ul>                                                                         |

| Acceptance<br>Criteria                        | Phase Description                                                                                                                        | Process Followed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Phase Result                                                                                                                                                                     |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| d. System<br>integration<br>and test<br>phase | During the system<br>integration phase,<br>both the software<br>and hardware are<br>integrated and<br>tested.                            | <ul> <li>CIM and SRNC FPGA Build<br/>Procedures:</li> <li>Controls the process of<br/>converting software into gate<br/>logic and flashing that logic to<br/>the target FPGAs</li> <li>CIM-SRNC Test Plan:</li> <li>Controls engineering testing<br/>used to verify functionality and<br/>function requirements</li> <li>CIM-SRNC Subsystem Test</li> <li>Procedure:</li> <li>Controls the validation testing of<br/>the FPGA Logic</li> <li>CIM-SRNC IV&amp;V Plan:</li> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the<br/>CIM-SRNC development</li> </ul> | <ul> <li>CIM-SRNC IV&amp;V<br/>Simulation Environment<br/>Test Report</li> <li>CIM-SRNC Subsystem<br/>Test Report</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul> |
| e.<br>Installation<br>phase                   | During the<br>installation phase,<br>the FPGA design<br>are installed into the<br>hardware and<br>verified through<br>production testing | <ul> <li>FPGA Logic Loading Procedures:</li> <li>Controls the installation of the<br/>FPGAs into the Printed Circuit<br/>Board Assemblies</li> <li>Final Acceptance Testing<br/>Procedures:</li> <li>Controls the validation testing<br/>for the full CIM and SRNC<br/>assemblies</li> <li>CIM-SRNC IV&amp;V Plan:</li> <li>Describes the techniques,<br/>procedures, and methodologies<br/>used to provide IV&amp;V for the<br/>CIM-SRNC development</li> </ul>                                                                                                                                                   | <ul> <li>Manufacturing Records<br/>for chip flashing, testing,<br/>inspections, etc.</li> <li>CIM-SRNC IV&amp;V Phase<br/>Summary Report</li> </ul>                              |